

# 5A, 2MHz, High Efficiency Synchronous Step-Down Converter

## **General Description**

The RT8072 is a high efficiency PWM step-down converter and capable of delivering 5A output current over a wide input voltage range from 2.9V to 5.5V.

The RT8072 provides accurate regulation for a variety of loads with an  $\pm 1\%$  reference voltage at room temperature. For reducing inductor size, it provides up to 2MHz switching frequency. The efficiency is maximized through the integrated  $50m\Omega$  for high side,  $35m\Omega$  for low side MOSFETs and  $250\mu\text{A}$  typical supply current.

The RT8072 features over current protection, frequency fold back function in shorted circuit, hiccup mode under voltage protection and over temperature protection.

The RT8072 is available in SOP-8 (Exposed Pad) and WDFN-12L 3x3 packages.

## **Ordering Information**



### Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- $\bullet$  Integrated 50m $\Omega$  and 35m $\Omega$  MOSFETs
- 5A Output Current
- High Efficiency Up to 95%
- 2.9V to 5.5V Input Range
- Adjustable PWM Frequency: 300kHz to 2MHz
- 0.8V ±1% Reference Voltage
- Adjustable External Soft-Start
- Power Good Indicator (WDFN-12L 3x3 Only)
- Over Current Protection
- Under Voltage Protection
- Over Temperature Protection
- SOP-8 (Exposed Pad) and 12-Lead WDFN Packages
- RoHS Compliant and Halogen Free

### **Applications**

- Low Voltage, High Density Power Systems
- Distributed Power Systems
- Point-of-Load Conversions

## **Marking Information**

RT8072GSP



RT8072GSP: Product Number

YMDNN: Date Code

#### RT8072GQW



6C= : Product Code YMDNN : Date Code

## **Simplified Application Circuit**



Copyright ©2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Pin Configurations**

(TOP VIEW)





WDFN-12L 3x3

# **Functional Pin Description**

| Pin No.                |                     |          |                                                                                                                                                                                                                 |  |  |
|------------------------|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOP-8<br>(Exposed Pad) | WDFN-12L 3x3        | Pin Name | Pin Function                                                                                                                                                                                                    |  |  |
| 1                      | 1                   | COMP     | Compensation Node.                                                                                                                                                                                              |  |  |
| 2                      |                     | GND      | Analog Ground.                                                                                                                                                                                                  |  |  |
| 3                      | 4                   | EN       | Chip Enable. Externally pulled high to enable and pulled low to disable this chip, and it is internally pulled up to high when the pin is floating.                                                             |  |  |
| 4                      | 5, 6                | VIN      | Power Input.                                                                                                                                                                                                    |  |  |
| 5                      | 7                   | воот     | Bootstrap Supply for High Side Gate Driver.                                                                                                                                                                     |  |  |
| 6                      | 8, 9, 10            | LX       | Switch Node.                                                                                                                                                                                                    |  |  |
| 7                      | 11                  | RT       | Frequency Setting.                                                                                                                                                                                              |  |  |
| 8                      | 12                  | FB       | Feedback Voltage Input.                                                                                                                                                                                         |  |  |
| 9                      | 13<br>(Exposed Pad) | PGND     | Power Ground. The exposed pad must be shouldered to a large PCB and connected to PGND for maximum power dissipation.                                                                                            |  |  |
|                        | 2                   | PGOOD    | Power Good Indicator with Open Drain Output. It is high impedance when the output voltage is regulated. It is internally pulled low when the chip is shutdown, thermal shutdown or VIN is under UVLO threshold. |  |  |
|                        | 3                   | SS       | Soft-Start Control.                                                                                                                                                                                             |  |  |

www.richtek.com



## **Function Block Diagram**

### For SOP-8 (Exposed Pad) Package



### For WDFN-12L 3x3 Package



Copyright ©2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## Operation

The RT8072 is a current mode synchronous step-down DC/DC converter with two integrated power MOSFETs. It can deliver up to 5A output current from a 2.9V to 5.5V input supply. The RT8072's current mode architecture allows the transient response to be optimized over a wide input voltage and load range. Cycle-by-cycle current limit provides protection against shorted outputs and soft-start eliminates input current surge during start-up.

### **Error Amplifier**

The error amplifier adjusts COMP voltage by comparing the feedback signal (VFB) from the output voltage with the internal 0.8V reference. When the load current increases, it causes a drop in the feedback voltage relative to the reference. The COMP voltage then rises to allow higher inductor current to match the load current.

### Oscillator (OSC)

The internal oscillator provides switching frequency from 300kHz to 2MHz, and is adjusted by an external resistor.

### **PGOOD Comparator**

When the feedback voltage (VFB) rises above 94% or falls below 106% of reference voltage, the PGOOD open drain output will be high impedance. The PGOOD open drain output will be internally pulled low when the feedback voltage (V<sub>FB</sub>) falls below 90% or rises above 110% of reference voltage.

### Soft-Start (SS)

An internal current source charges an external capacitor to build the soft-start ramp voltage (V<sub>SS</sub>). The V<sub>FB</sub> voltage will track the V<sub>SS</sub> during soft-start interval. The chip will use internal soft-start if the SS pin is floating. The nominal internal soft-start time is 800µs.

### **Over Temperature Protection (OTP)**

The RT8072 implements an internal over temperature protection. When junction temperature is higher than 165°C, it will stop switching operation. Once the junction temperature decreases below 145°C, the RT8072 will automatically resume switching.

www.richtek.com



## Absolute Maximum Ratings (Note 1)

| Supply Input Voltage, VIN                                                   |                              |
|-----------------------------------------------------------------------------|------------------------------|
| • BOOT to LX                                                                | 0.3V to 6V                   |
| • Other Pins                                                                | $-0.3V$ to $(V_{IN} + 0.3V)$ |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                              |
| SOP-8 (Exposed Pad)                                                         | - 2.041W                     |
| WDFN-12L 3x3                                                                | - 1.667W                     |
| Package Thermal Resistance (Note 2)                                         |                              |
| SOP-8 (Exposed Pad), $\theta_{JA}$                                          | - 49°C/W                     |
| SOP-8 (Exposed Pad), $\theta_{JC}$                                          | - 15°C/W                     |
| WDFN-12L 3x3, $\theta_{JA}$                                                 |                              |
| WDFN-12L 3x3, $\theta_{JC}$                                                 | - 7.5°C/W                    |
| • Lead Temperature (Soldering, 10 sec.)                                     | - 260°C                      |
| • Junction Temperature                                                      | - 150°C                      |
| Storage Temperature Range                                                   | - −65°C to 150°C             |
| ESD Susceptibility (Note 3)                                                 |                              |
| HBM (Human Body Model)                                                      | - 2kV                        |
| Recommended Operating Conditions (Note 4)                                   |                              |
| Supply Input Voltage, VIN                                                   | - 2.9V to 5.5V               |

• Junction Temperature Range ------ -40°C to 125°C
• Ambient Temperature Range ------ -40°C to 85°C

### **Electrical Characteristics**

 $(V_{IN} = 5V, C_{IN} = 10\mu F, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter          |                | Symbol            | Test Conditions                               | Min   | Тур  | Max   | Unit |  |
|--------------------|----------------|-------------------|-----------------------------------------------|-------|------|-------|------|--|
| Input Power Supply |                |                   |                                               |       |      |       |      |  |
| Under Voltage Loc  | kout Threshold | V <sub>UVLO</sub> | V <sub>IN</sub> Rising                        |       | 2.6  | 2.8   | V    |  |
| Quiescent Current  |                | IQ                | Active, V <sub>FB</sub> = 0.9V, Not switching |       | 250  |       | μΑ   |  |
| Shutdown Current   |                | I <sub>SHDN</sub> |                                               |       | 2    | 5     | μΑ   |  |
| Voltage Reference  | е              |                   |                                               |       |      |       |      |  |
| Voltage Reference  |                | V <sub>REF</sub>  |                                               | 0.792 | 8.0  | 0.808 | V    |  |
| Enable             |                |                   |                                               |       |      |       |      |  |
| EN Input Voltage   | Logic-High     | V <sub>IH</sub>   |                                               | 1.5   | 1    | 5.5   | V    |  |
| EN Input voltage   | Logic-Low      | V <sub>IL</sub>   |                                               |       |      | 0.4   |      |  |
| Switching Freque   | ency Setting   |                   |                                               |       |      |       |      |  |
|                    |                |                   |                                               | 300   |      | 2000  |      |  |
| Switching Frequen  | су             | fosc              | $R_T = 28.7 k\Omega$                          |       | 1400 |       | kHz  |  |
|                    |                |                   | RT pin is floating                            |       | 300  |       |      |  |
| Power Good Range   |                |                   | WDFN-12L 3x3 Only                             |       | ±7   |       | %    |  |
| Minimum On-Time    |                |                   |                                               |       | 80   |       | ns   |  |
| Minimum Off-Time   |                |                   |                                               |       | 60   |       | ns   |  |

Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Parameter                      | Symbol                          | Test Conditions                | Min | Тур | Max | Unit               |  |
|--------------------------------|---------------------------------|--------------------------------|-----|-----|-----|--------------------|--|
| MOSFET                         |                                 |                                | •   |     |     |                    |  |
| High Side MOSFET On-resistance |                                 | $V_{IN} = 5V$ , BOOT – LX = 5V |     | 50  |     | mΩ                 |  |
| Low Side MOSFET On-resistance  |                                 | V <sub>IN</sub> = 5V           |     | 35  |     | mΩ                 |  |
| Current Limit                  |                                 |                                |     |     |     |                    |  |
| Current Limit Threshold        |                                 |                                | 6   | 8   |     | А                  |  |
| Power Good                     |                                 |                                |     |     |     |                    |  |
|                                |                                 | V <sub>FB</sub> Rising (Good)  |     | 94  |     |                    |  |
| Daywar Cood Dayra              | V <sub>FB</sub> Falling (Fault) |                                |     | 90  |     | 0/ )/              |  |
| Power Good Range               |                                 | V <sub>FB</sub> Rising (Fault) |     | 110 |     | % V <sub>REF</sub> |  |
|                                |                                 | V <sub>FB</sub> Falling (Good) |     | 106 |     |                    |  |
| Over Temperature Protection    |                                 |                                |     |     |     |                    |  |
| Thermal Shutdown               |                                 | Rising                         |     | 165 |     | °C                 |  |
| Thermal Shutdown Hysteresis    |                                 |                                |     | 20  |     | °C                 |  |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**



**Table 1. Recommended Component Selection** 

| V <sub>OUT</sub> (V) | R <sub>FB1</sub><br>(kΩ) | R <sub>FB2</sub><br>(kΩ) | $R_{C}$ ( $k\Omega$ ) | C <sub>C</sub> (nF) | <b>L (</b> μ <b>H)</b> | Соит                    |
|----------------------|--------------------------|--------------------------|-----------------------|---------------------|------------------------|-------------------------|
| 3.3                  | 75                       | 24                       | 33                    | 0.33                | 0.47                   | Cer. 20μF + E-Cap 100μF |
| 2.5                  | 51                       | 24                       | 24                    | 0.47                | 0.47                   | Cer. 20μF + E-Cap 100μF |
| 1.8                  | 30                       | 24                       | 18                    | 0.56                | 0.47                   | Cer. 20μF + E-Cap 100μF |
| 1.5                  | 21                       | 24                       | 15                    | 0.68                | 0.33                   | Cer. 20μF + E-Cap 100μF |
| 1.2                  | 12                       | 24                       | 12                    | 1                   | 0.33                   | Cer. 20μF + E-Cap 100μF |
| 1                    | 6                        | 24                       | 10                    | 1                   | 0.33                   | Cer. 20μF + E-Cap 100μF |



## **Typical Operating Characteristics**

















Copyright ©2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.











## **Application Information**

The basic RT8072 application circuit is shown in Typical Application Circuit. External component selection is determined by the maximum load current and begins with the selection of the inductor value and operating frequency followed by  $C_{\text{IN}}$  and  $C_{\text{OUT}}$ .

### **Output Voltage Setting**

The output voltage is set by an external resistive divider according to the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

where V<sub>REF</sub> equals to 0.8V (typical)

The resistive divider allows the FB pin to sense a fraction of the output voltage as shown in Figure 1.



Figure 1. Setting the Output Voltage

### Soft-Start (SS)

An internal current source charges an external capacitor to build the soft-start ramp voltage ( $V_{SS}$ ). The  $V_{FB}$  voltage will track the  $V_{SS}$  during soft-start interval. The chip will use internal soft-start if the SS pin is floating. The nominal internal soft-start time is  $800 \mu s$ .

With external soft-start, the typical soft-start time can be calculated as following equation:

$$t_{SS}$$
 (ms) = 0.1 x  $C_{SS}$  (nF)

For example, if  $C_{SS} = 10$ nF, the soft-start time is 1ms.

### **Operating Frequency**

Selection of the operating frequency is a tradeoff between efficiency and component size. High frequency operation allows the use of smaller inductor and capacitor values. Operation at lower frequency improves efficiency by reducing internal gate charge and switching losses but requires larger inductance and/or capacitance to maintain low output ripple voltage.

The operating frequency of the RT8072 is determined by an external resistor that is connected between the SHDN/RT pin and GND. The value of the resistor sets the ramp current that is used to charge and discharge an internal timing capacitor within the oscillator. The RT resistor value can be determined by examining the frequency vs. RT curve. Although frequency as high as 2MHz is possible, the minimum on-time of the RT8072 imposes a minimum limit on the operating duty cycle. The minimum on-time is typically 80ns. Therefore, the minimum duty cycle is equal to 100 x 80ns x f (Hz).



Figure 2

### **Chip Enable Operation**

The EN pin is the chip enable input. Pulling the EN pin low (<0.4V) will shut down the device. During shutdown mode, the RT8072 quiescent current drops to lower than  $2\mu A$ . Driving the EN pin high (>1.5V, <5.5V) will turn on the device again. For external timing control, the EN pin can also be externally pulled high by adding a  $R_{EN}$  resistor and  $C_{EN}$  capacitor from the VIN pin (see Figure 3).



Figure 3. Enable Timing Control



An external MOSFET can be added to implement digital control on the EN pin when no system voltage above 1.5V is available, as shown in Figure 4. In this case, the pull-up resistor, R<sub>EN</sub>, is connected between V<sub>IN</sub> and the EN pin. MOSFET Q1 will be under logic control to pull down the EN pin.



Figure 4. Digital Enable Control Circuit

### **Slope Compensation and Inductor Peak Current**

Slope compensation provides stability in constant frequency architectures by preventing sub-harmonic oscillations at duty cycles greater than 50%. It is accomplished internally by adding a compensating ramp to the inductor current signal. Normally, the maximum inductor peak current is reduced when slope compensation is added. In the RT8072, however, separated inductor current signals are used to monitor over current condition. This keeps the maximum output current relatively constant regardless of duty cycle.

### **Hiccup Mode**

For the RT8072, it provides Hiccup Mode Under Voltage Protection (UVP). When the output is shorted to ground, the UVP function will be triggered to shut down switching operation. If the under voltage condition remains for a period, the RT8072 will retry automatically. When the under voltage condition is removed, the converter will resume operation. The UVP is disabled during soft-start period.



Figure 5. Hiccup Mode Under Voltage Protection

#### Inductor Selection

The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current ΔI<sub>L</sub> increases with higher V<sub>IN</sub> and decreases with higher inductance.

$$\Delta I_{L} = \left[ \frac{V_{OUT}}{f \times L} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$

Having a lower ripple current can reduce not only the ESR losses in the output capacitors but also the output voltage ripple. However, it requires a large inductor to achieve this goal.

For the ripple current selection, the value of  $\Delta I_L = 0.4(I_{MAX})$ will be a reasonable starting point. The largest ripple current occurs at the highest V<sub>IN</sub>. To guarantee that the ripple current stays below the specified maximum, the inductor value should be chosen according to the following

$$L = \left[ \frac{V_{OUT}}{f \times \Delta I_{L(MAX)}} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$

The inductor's current rating (caused a 40°C temperature rising from 25°C ambient) should be greater than the maximum load current and its saturation current should be greater than the short circuit peak current limit.

### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where T<sub>J(MAX)</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For SOP-8 (Exposed Pad) packages, the thermal resistance,  $\theta_{JA}$ , is 49°C/W on a standard JEDEC 51-7 four-layer thermal test board. For WDFN-12L 3x3 packages, the thermal resistance,  $\theta_{JA}$ , is 60°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A = 25^{\circ}$ C can be calculated by the following formulas:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (49^{\circ}C/W) = 2.041W$  for SOP-8 (Exposed Pad) package

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (60^{\circ}C/W) = 1.667W$  for WDFN-12L 3x3 package

The maximum power dissipation depends on the operating ambient temperature for fixed T<sub>J(MAX)</sub> and thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 6 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 6. Derating Curve of Maximum Power Dissipation

### **Layout Considerations**

Follow the PCB layout guidelines for optimal performance of RT8072.

- A ground plane is recommended. If a ground plane layer is not used, the signal and power grounds should be segregated with all small-signal components returning to the GND pin at one point that is then connected to the PGND pin close to the IC. The exposed pad should be connected to GND.
- ▶ Connect the terminal of the input capacitor(s), C<sub>IN</sub>, as close as possible to the VIN pin. This capacitor provides the AC current into the internal power MOSFETs.
- LX node is with high frequency voltage swing and should be kept within small area. Keep all sensitive small-signal nodes away from the LX node to prevent stray capacitive noise pick-up.
- Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components.
- Connect the FB pin directly to the feedback resistors. The resistor divider must be connected between V<sub>OUT</sub> and GND.

must be near RT8072

Connect the FB pin directly to feedback resistors. The resistor divider must be connected between V<sub>OUT</sub> and GND.

GND

RGOOD

GND

RFB2

RFB1

VOUT

LX should be connected to inductor by wide and short trace, keep sensitive components away from this trace.

CIN must be placed between VIN and GND as closer as possible.

Figure 7. PCB Layout Guide for WDFN-12L 3x3

GND

Connect the FB pin directly to feedback resistors. The resistor divider must be connected between V<sub>OUT</sub> and GND.

GND

REN

GND

REN

GND

REN

GND

REN

GND

REN

GND

GND

COMP

A REN

GND

GND

COMP

A REN

GND

GND

COMP

COMP

A REN

GND

COMP

COMP

COMP

A REN

GND

COMP

C

Figure 8. PCB Layout Guide for SOP-8 (Exposed Pad)

Recommended component selection for Typical Application

#### Table 2. Inductors

| Component Supplier | Series       | Inductance (μH) | DCR (m $\Omega$ ) | Current Rating (A) | Case Size |
|--------------------|--------------|-----------------|-------------------|--------------------|-----------|
| Wurth Elektronik   | No.744308033 | 0.33            | 0.37              | 27                 | 1070      |
| Wurth Elektronik   | No.744355147 | 0.47            | 0.67              | 30                 | 1365      |

Table 3. Capacitors for CIN and COUT

| Component Supplier | Part No.       | Capacitance (μF) | Case Size |
|--------------------|----------------|------------------|-----------|
| TDK                | C3225X5R0J226M | 22               | 1210      |
| TDK                | C2012X5R0J106M | 10               | 0805      |
| Panasonic          | ECJ4YB0J226M   | 22               | 1210      |
| Panasonic          | ECJ4YB1A106M   | 10               | 1210      |
| TAIYO YUDEN        | LMK325BJ226ML  | 22               | 1210      |
| TAIYO YUDEN        | JMK316BJ226ML  | 22               | 1206      |
| TAIYO YUDEN        | JMK212BJ106ML  | 10               | 0805      |



# **Outline Dimension**



| Symbol   |   | Dimensions | n Millimeters | Dimensions In Inches |       |  |
|----------|---|------------|---------------|----------------------|-------|--|
|          |   | Min        | Max           | Min                  | Max   |  |
| А        |   | 4.801      | 5.004         | 0.189                | 0.197 |  |
| В        |   | 3.810      | 4.000         | 0.150                | 0.157 |  |
| С        |   | 1.346      | 1.753         | 0.053                | 0.069 |  |
| D        |   | 0.330      | 0.510         | 0.013                | 0.020 |  |
| F        |   | 1.194      | 1.346         | 0.047                | 0.053 |  |
| Н        |   | 0.170      | 0.254         | 0.007                | 0.010 |  |
| I        |   | 0.000      | 0.152         | 0.000                | 0.006 |  |
| J        |   | 5.791      | 6.200         | 0.228                | 0.244 |  |
| М        |   | 0.406      | 1.270         | 0.016                | 0.050 |  |
| Ontion 1 | Χ | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Option 1 | Υ | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Option 2 | Χ | 2.100      | 2.500         | 0.083                | 0.098 |  |
|          | Υ | 3.000      | 3.500         | 0.118                | 0.138 |  |

8-Lead SOP (Exposed Pad) Plastic Package







**DETAIL A** 

Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol |         | Dimensions I | n Millimeters | Dimension | s In Inches |
|--------|---------|--------------|---------------|-----------|-------------|
|        |         | Min.         | Max.          | Min.      | Max.        |
|        | Α       | 0.700        | 0.800         | 0.028     | 0.031       |
|        | A1      | 0.000        | 0.050         | 0.000     | 0.002       |
|        | A3      | 0.175        | 0.250         | 0.007     | 0.010       |
|        | b       | 0.150        | 0.250         | 0.006     | 0.010       |
| D      |         | 2.950        | 3.050         | 0.116     | 0.120       |
| D2     | Option1 | 2.300        | 2.650         | 0.091     | 0.104       |
| DZ     | Option2 | 1.970        | 2.070         | 0.078     | 0.081       |
|        | E       | 2.950        | 3.050         | 0.116     | 0.120       |
| E2     | Option1 | 1.400        | 1.750         | 0.055     | 0.069       |
| LZ     | Option2 | 1.160        | 1.260         | 0.046     | 0.050       |
| е      |         | 0.4          | 150           | 0.0       | )18         |
| L      |         | 0.350        | 0.450         | 0.014     | 0.018       |

W-Type 12L DFN 3x3 Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.