



## Central Semiconductor Corp.

www.centralsemi.com

#### DESCRIPTION:

The CENTRAL SEMICONDUCTOR CTLTVS5-4 is a 4-line TVS/Diode array packaged in a TLM1031 surface mount case. With its ultra low capacitance, this device was designed to protect four high speed data or transmission lines from over-voltage transients and ESD damage.

#### MARKING CODE: CTL5

#### FEATURES:

- Low capacitance
- HDMI Interface Protection
- Tablets, Monitors, Displays, Smart Phones

USB 3.0 Power and Data Line Protection

Ethernet Ports

**APPLICATIONS:** 

- Low clamping voltageProtects four I/O lines

| MAXIMUM RATINGS: (T <sub>A</sub> =25°C)            | SYMBOL                            |             | UNITS |
|----------------------------------------------------|-----------------------------------|-------------|-------|
| Peak Pulse Current (8x20µs)                        | IPP                               | 2.5         | А     |
| Peak Power Dissipation (8x20µs)                    | PPK                               | 32.5        | W     |
| Electrical Fast Transient (IEC 61000-4-4) (5x50ns) | EFT                               | 40          | А     |
| ESD Voltage (IEC 61000-4-2, Air)                   | V <sub>ESD</sub>                  | 15          | kV    |
| ESD Voltage (IEC 61000-4-2, Contact)               | V <sub>ESD</sub>                  | 8.0         | kV    |
| Operating and Storage Junction Temperature         | т <sub>Ј</sub> , т <sub>stg</sub> | -55 to +150 | °C    |

#### ELECTRICAL CHARACTERISTICS PER DIODE: (T<sub>A</sub>=25°C)

| Maximum<br>Reverse<br>Stand-off | Break            | erse<br>down<br>tage | Maximum<br>Reverse<br>Leakage<br>Current | Maxi<br>Clamping<br>I/O to | y Voltage         | Typical<br>TLP Clamping<br>Voltage |                   | TLP Clamping     |            | TLP Clamping |  | Typical<br>Dynamic<br>Resistance | Maximum Off State<br>Junction Capacitance<br>(V <sub>R</sub> =0, f=1.0MHz) |  |
|---------------------------------|------------------|----------------------|------------------------------------------|----------------------------|-------------------|------------------------------------|-------------------|------------------|------------|--------------|--|----------------------------------|----------------------------------------------------------------------------|--|
| Voltage                         | I/O to           | GND                  | I/O to GND                               | (8x2                       | 0µs)              | (Not                               | te 1)             | (Note 1)         | I/O to GND | I/O to I/O   |  |                                  |                                                                            |  |
| V <sub>RWM</sub>                | V <sub>Z</sub> @ | 1.0mA                | I <sub>R</sub> @ V <sub>RWM</sub>        | V <sub>C</sub> @           | 则 I <sub>PP</sub> | V <sub>CL</sub> (                  | D I <sub>PP</sub> | R <sub>DYN</sub> | СJ         | СJ           |  |                                  |                                                                            |  |
| v                               | MIN<br>V         | MAX<br>V             | μΑ                                       | v                          | А                 | v                                  | А                 | Ω                | pF         | pF           |  |                                  |                                                                            |  |
| 5.0                             | 6.0              | 6.0 9.0 1.0          | 12                                       | 1.0                        | 12                | 4.0                                | 0.5 0.8           | 0.8 0.4          | 0.4        |              |  |                                  |                                                                            |  |
| 5.0                             | 0.0 9.0          |                      | 13                                       | 2.5                        | 14                | 8.0                                |                   | 0.0              | 0.4        |              |  |                                  |                                                                            |  |

Note 1: Transmission Line Pulse (TLP) conditions: Z<sub>0</sub>=50Ω, tp=100ns

R4 (4-September 2015)







# TLM1031 CASE - MECHANICAL OUTLINE

R0

| DIMENSIONS |        |       |             |      |  |
|------------|--------|-------|-------------|------|--|
|            | INCHES |       | MILLIMETERS |      |  |
| SYMBOL     | MIN    | MAX   | MIN         | MAX  |  |
| A          | 0.037  | 0.041 | 0.95        | 1.05 |  |
| В          | 0.096  | 0.100 | 2.45        | 2.55 |  |
| С          | 0.000  | 0.002 | 0.00        | 0.05 |  |
| D          | 0.018  | 0.022 | 0.45        | 0.55 |  |
| E          | 0.020  |       | 0.50        |      |  |
| F          | 0.012  | 0.016 | 0.30        | 0.40 |  |
| G          | 0.006  | 0.010 | 0.15        | 0.25 |  |
| Н          | 0.014  | 0.018 | 0.35        | 0.45 |  |
|            |        |       | M4004 /     |      |  |

TLM1031 (REV:R0)

#### LEAD CODE:

| 6) N/C    |
|-----------|
| 7) N/C    |
| 8) Ground |
| 9) N/C    |
| 10) N/C   |
|           |

MARKING CODE: CTL5

PIN CONFIGURATION

BOTTOM VIEW



SCHEMATIC



R4 (4-September 2015)







#### TYPICAL ELECTRICAL CHARACTERISTICS









R4 (4-September 2015)









**TYPICAL ELECTRICAL CHARACTERISTICS** 





R4 (4-September 2015)

### **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**



#### **PRODUCT SUPPORT**

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- Inventory bonding
- Consolidated shipping options

- Custom bar coding for shipments
- Custom product packing

#### DESIGNER SUPPORT/SERVICES

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free quick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- Custom electrical curves
- Environmental regulation compliance
- Customer specific screening
- Up-screening capabilities

- Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- Application and design sample kits
- Custom product and package development

#### CONTACT US

#### **Corporate Headquarters & Customer Support Team**

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA Main Tel: (631) 435-1110 Main Fax: (631) 435-1824 Support Team Fax: (631) 435-3388 www.centralsemi.com

Worldwide Field Representatives: www.centralsemi.com/wwreps

Worldwide Distributors: www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <u>www.centralsemi.com/terms</u>

